## A 28nm Hybrid 2T1R RRAM Computing-in-Memory Macro for Energy-efficient Al Edge Inference

Wang Ye<sup>1,3</sup>, Chunmeng Dou<sup>1,3</sup>, Linfang Wang<sup>1,3</sup>, Zhidao Zhou<sup>1,3</sup>, Junjie An<sup>1</sup>, Weizeng Li<sup>1,3</sup>, Hanghang Gao<sup>1,3</sup>, Xiaoxin Xu<sup>1,3</sup>, Jinshan Yue<sup>1</sup>, Jianguo Yang<sup>1,3</sup>, Jing Liu<sup>1,3</sup>, Dashan Shang<sup>1,3</sup>, Jinghui Tian<sup>2</sup>, Qi Liu<sup>1,2</sup>, Ming Liu<sup>1,2</sup>

<sup>1</sup>Institute of Microelectronics of the Chinese Academy of Sciences, Beijing, China, <sup>2</sup>Frontier Institute of Chip and System, Fudan University, Shanghai, China, <sup>3</sup>University of Chinese Academy of Sciences, Beijing, China

Resistive Memory (RRAM) based computing-in-memory (CIM) can play a key role in intermittently operated AI edge devices and sensors [1-3]. By minimizing the data movement during computation and power switching, it effectively reduces the power and hence improves the real-time performance compared to conventional energy-efficient system. However, as shown in Fig. 1, previous RRAM CIM macros, based on 1T1R or 2T2R cell array, are still facing several critical challenges, including (1) large summation current induced considerable IR drop, which results in the nonlinearity between multiply-and-accumulate (MAC) signals and MAC values (MACV) [4], (2) MAC signal margin degradation due to small resistance-ratio (R-ratio), which makes the leakage of high-resistive-state (HRS) cell become non-negligible compared to that of the low-resistive-state (LRS) one [5], and (3) large hardware-cost for the analogue readout circuitry, which typically requires 2<sup>N</sup>-1 stand-by reference signals for N-bit output precision [6].

To deal with these challenges, this work presents the first hybrid-2T1R (H2T1R) RRAM CIM macro to perform highly efficient and reliable analogue MAC. Compared to the conventional 1T1R cell array, it achieves >13X enhanced R-ratio, >80% reduced summation current, >67% smaller word-line (WL) voltage (VwL) for low VDD operation and read disturb suppression, and precise multi-bit weight encoding with signal-level-cell. Besides, the proposed reference-subtracting current sense amplifier (RS-CSA) requires only N reference signals for N-bit output and halves the maximum dynamic range of the current mirror. The test-chip is fabricated using the 28nm high-k/metal-gate (HKMG) process with BEOL integrated TaOx RRAM. It can perform highly-linear analogue MAC over 32 input channels with >63% and >79% power saving for the cell array and the analogue readout circuitry, respectively.

The proposed design, as shown in Fig.2, features (1) a macro structure based on the H2T1R cell with decoupled data path and periphery circuits for memory and CIM mode to meet their different requirements, (2) weighted cell array to encode 3-bit weight using three H2T1R SLC cells and (3) a 4-bit RS-CSA with reduced reference generation cost. The H2T1R cell hybridizes one IO ± transistor (T̃1) as the selector for the memory data-path to tolerate the write voltage and another core device (T2) for the CIM data-path to improve the computing performance. The weighted cell array to improve the computing performance. The weighted cell array comprises four sub-arrays. Three sub-arrays are used to store 3-bit weight data for analogue MAC, in which different numbers of multiplier (m=1, m=2, and m=4) of T2 in the H2T1R cell are leveraged to represent different bit positions. One additional sub-array with m=4 is used as the redundancy for the most-significant-bit (MSB). In the memory mode (CIMB = 1), the RRAM cells can be addressed by the row and column address (AX and AY) to write/read (WEB = 0/1) the input/output data (DIN/DOUT). In the CIM mode (CIMB = 0), the RRAM cells are row-wisely accessed and the CIM input data (CIN) are applied through the bit-lines (BLs) by the analogue data input driver and the sub-array selector. The CIM output data (COUT) can be read out from the transpose BL (TBL) current (ITBL) by RS-CSA.

Figure 3 shows the structure and operation of the H2T1R cell array. The IO T1 and core T2 are vertically aligned to minimize the bit-cell area overhead (30.3%). In order to optimize the signal ratio, T1 is half activated to maximize the change of the voltage at the node X ( $\Delta V_X$ ) at different resistive states. Maximized  $\Delta V_X$  can be observed at the point that the square of the resistance of T1 (R<sub>T1</sub>) equals to the product of the cell resistance at HRS (R<sub>HRS</sub>) and LRS (R<sub>LRS</sub>). Furthermore, T2 is sub-V<sub>TH</sub> operated by controlling the bit-line voltage (V<sub>BL</sub>) to amplify  $\Delta V_X$  by its steep sub-threshold swing (S.S.). Besides, the sub-V<sub>TH</sub> operating T2 can also make I<sub>TBL</sub> become less

subjective to the TBL clamping voltage (V<sub>TBL</sub>). Compared to the conventional 1T1R, the H2T1R read can reduce the LRS current by 88%, reduce the HRS leakage current by 99.8%, lower V<sub>WL</sub> by 67%, and enhance the signal ratio (R-ratio) by 13.5 times. Notice that lowered V<sub>WL</sub> can not only support low VDD operation, but also reduce the voltage drop on the RRAM cell by 17% to suppress the read disturb. To perform MAC operation, the H2T1R array is row-wise accessed across different sub-array with analogue BL inputs. The V<sub>TBL</sub> of the selected row is clamped to 100mV to read out the accumulated I<sub>TBL</sub> and the rest of them are grounded. The typical H2T1R MAC behavior shows that the accumulated I<sub>TBL</sub> is well proportional to the number of activated LRS cells with negligible signal margin degradation due to activated HRS cells, which can be attributed to suppressed IR drop by modulating cell current and lowered HRS leakage by R-ratio enhancement.

The proposed RS-CSA (Fig.4) mainly comprises a current mirror to compare the current (I $_{\text{COMP}}$ ) with the reference current (I $_{\text{REF}}$ ), four reference (REF) branches to generate proportional reference currents (IREF[0:3]) controlled by SEN[0:3], a leakage current (ILEAK) compensation branch to compensate the off-cell leakage in the cell array controlled by SW[0], three reference subtracting (REFS) branches that can subtract IREF[0], IREF[1], or IREF[2] from the dataline current (IDL) depending upon the switches (SW[1:3]), RS control for the timing and the subtracting logics, biasing reference voltage generator (VREF N for REF and VREF P for REFS), buffers and latches to output COUT[0:3]. In this configuration, ICOMP equals the difference between I<sub>DL</sub> and the current of the REFS branches (I<sub>REFS</sub>). A typical readout process, triggered by RD EN, consists of one phase (PH0) for current stabling and leakage compensating and four phases (PH1-PH4) for current comparing and reference subtracting. In PH0, SW0 is triggered to compensate  $I_{LEAK}$  during  $I_{DL}$  stabling ( $I_{COMP} = I_{DL}$ -ILEAK). In PH1-4, ICOMP is sequentially compared with IREF[0:3] to output COUT[0:3], in which the RS control logic cumulatively subtracts the IREF[i-1] at the ith phase from IDL if ICOMP>IREF[i-1] till the last one. The proposed RS-CSA only needs 4 references and halved the maximum range of ICOMP, which can reduce the reference power and extend linear dynamic range of the current mirror.

The properties of the H2T1R array and RS-CSA are shown in Fig.5. A clear memory window between the HRS and LRS cells can be observed at  $V_{WL}$ <VDD. Notice that because 256 core T2 devices are connected to TBL, there is a total  $I_{LEAK}$  about 1uA due to the off-cell leakage, which can be compensated by the RS-CSA. While  $I_{TBL}$  of the LRS cell linearly increases with increasing m of T2, that of the HRS cell keeps at a negligible level below 30 nA. Thanks to reduced cell currents and IR drop, the H2T1R array performs highly linear MAC operation over channels. Because of the near- $V_{TH}$  operation of T1 and T2, the MAC power of H2T1R array can be reduced by more than 63.4% compared to its 1T1R counterpart. Besides, the RS-CSA achieves more than 79.5% power saving compared to the conventional current-mirror current sense amplifier (CM-CSA) by reducing the number of stand-by reference signals.

Figure 6 shows the measured waveform and power breakdown of the fabricated 28nm 8Kb HKMG H2T1R CIM macro. The measured latency ( $T_{AC}$ ) is 66 ns for 4-bit readout, which can be reduced to 13 ns after sensing phase optimization. It consumes 31.96 uW at VDD = 0.8 V and achieves an energy efficiency of 30.34~154.04 TOPS/W at 1-bit input (IN), 3-bit weight (W), and 4-bit output (O). Compared to the previous work, this work demonstrated the first multi-bit H2T1R CIM macro supports highly linear analogue MAC with reduced reference generation cost.

Figure 7 shows a die photo and summary table .

Acknowledgement: This work was supported by the National Key R&D Program and NSFC under Grant No. 2018YFA0701500, 2018YFB2202900, 61904197, 61934005, 61825404, 61732020, 61821091, 61888102, the Strategic Priority Research Program of the Chinese Academy of Sciences under Grant XDB44000000, and the Project of MOE Innovation Platform. The corresponding author is Chunmeng Dou.

## References:

[1] W.-H. Chen *et al.*, " CMOS-integrated memristive non-volatile computing-in-memory for Al edge processors," Nature Electronics, 2019:420-428.



Fig. 1. Motivation, challenges and advantages of the proposed H2T1R RRAM CIM macro.



Fig. 3. H2T1R cell properties and typical MAC behaviors.



Fig. 5. Measured H2T1R cell array characteristics and performance evaluation of proposed array and sense amplifier.



Fig. 2. Proposed H2T1R RRAM CIM macro, input and weight encoding method, and its operational waveforms.



Fig. 4. Structure and operation of the proposed referencesubtracting current sense amplifier (RS-CSA).



Fig. 6. Measured waveforms and power breakdown of the fabricated macro and the comparison table.



| Chip Summary       |                                                 |
|--------------------|-------------------------------------------------|
| Technology         | 28nm HKMG Logic Process                         |
| RRAM               | Foundry TaOx-based RRAM                         |
| Bit-Cell           | H2T1R (T1: I/O transistor, T2: core transistor) |
| Macro Size         | $310 \times 370 \ \mu m^2$                      |
| Array Size         | 64 rows × 128 columns (8Kb)                     |
| Mode               | Memory/CIM                                      |
| Power Supply (VDD) | 0.8V (Core), 1.2V (IO)                          |
| Precision          | 1bIN-3bW-4bO                                    |
| Energy-Efficiency  | 30.34-154.04 (TOPS/W)                           |

Fig. 7. Die photo and chip summary.

## **Additional References:**

- [2] C.-X. Xue *et al.*, " A 22nm 2Mb ReRAM Compute-in-Memory Macro with 121-28TOPS/W for Multibit MAC Computing for Tiny Al Edge Devices," ISSCC 2020:244-245.
- [3] C.-X. Xue *et al.*, " A CMOS-integrated compute-in-memory macro based on resistive random-access memory for Al edge devices," Nature Electronics 2021:81-90.
- [4] J.-H. Yoon *et al.*, " A 40nm 64Kb 56.67TOPS/W Read-Disturb-Tolerant Compute-in-Memory/Digital RRAM Macro with Active-Feedback-Based Read and In-Situ Write Verification," ISSCC 2021:404-405
- [5] C.-X. Xue *et al.*, " A 22nm 4Mb 8b-Precision ReRAM Computing-in-Memory Macro with 11.91 to 195.7TOPS/W for Tiny Al Edge Devices," ISSCC 2021:246-247.
- [6] S D. Spetalnick *et al.*, " A 40nm 64kb 26.56TOPS/W 2.37Mb/mm<sup>2</sup> RRAM Binary/Compute-in-Memory Macro with 4.23× Improvement in Density and >75% Use of Sensing Dynamic Range," ISSCC 2022:268-269.
- [7] J.-M. Hung *et al.*, " An 8-Mb DC-Current-Free Binary-to-8b Precision ReRAM Nonvolatile Computing-in-Memory Macro using Time-Space-Readout with 1286.4 21.6TOPS/W for Edge-Al Devices," ISSCC 2022:182-183.